## PROBLEM SET - 2 Soln CS230

#### August 2023

#### 1

Design a Mealy state machine that simulates a simple doorbell system. The machine has two states, 'Idle' and 'Ring'. When in the 'Idle' state and the input button is pressed (input 1), it transitions to the 'Ring' state and outputs 'Ding'. When in the 'Ring' state and the input button is released (input 0), it transitions back to the 'Idle' state and outputs 'Silent'. Give the state transition table for the Mealy machine.

| Curi | rent Input | Next | Output |
|------|------------|------|--------|
| Idle | 0          | Idle | Silent |
| Idle | 1          | Ring | Ding   |
| Ring | 0          | Idle | Silent |
| Ring | 1          | Ring | Ding   |

#### $\mathbf{2}$

What is the minimum number of D flip-flops to design a counter for the sequence 0, 0, 1,1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7, 7, 0, 0, 1, 1...?

Since each number is repeated two times, we can assign two different states to each number. The sequence then can be written as: 01, 02, 11, 12, 21, 22, 31, 32, 41, 42, 51, 52, 61, 62, 71, 72, 01, 02....

We have 16 distinct states.

To represent m distinct states, we need a minimum of  $\lceil \log_2 m \rceil$  flip-flops because each flip-flop can toggle between two states.

So, for 16 states, you need 4 flip-flops.

### 3

You have to design a 2-bit mod 3 binary counter using D flip-flops. The counter should follow the following sequence: 0, 1, 2, 0, 1, 2, 0...... You are given the following circuit.

Write the Boolean expression for  $D_A$  and  $D_B$ , in terms of  $Q_A$ ,  $\bar{Q}_A$ ,  $\bar{Q}_B$ ,  $\bar{Q}_B$  to complete the circuit.

| sol: |  |  |  |
|------|--|--|--|
|      |  |  |  |
|      |  |  |  |



The state table will be:

| $\mathbf{Q}_{\!\scriptscriptstyle{A}}$ | $Q_B$ | <b>Q</b> <sub>A+1</sub> | $Q_{B+1}$ | $D_A$ | D <sub>B</sub> |
|----------------------------------------|-------|-------------------------|-----------|-------|----------------|
| 0                                      | 0     | 0                       | 1         | 0     | 1              |
| 0                                      | 1     | 1                       | 0         | 1     | 0              |
| 1                                      | 0     | 0                       | 0         | 0     | 0              |
| 1                                      | 1     | Χ                       | Χ         | Χ     | Χ              |

K-map for  $D_A$ 

$$D_A=Q_B$$

# K-map for $D_B$

$$D_B = \overline{Q_A} \ \overline{Q_B}$$

1

You have to design a two-bit greater than comparator logic circuit (A > B). The following incomplete circuit is provided to you. Name the appropriate logic gate for each red box to complete the circuit.



Sol:

The truth table for the comparator:

| A <sub>1</sub> | Ao | <b>B</b> <sub>1</sub> | Bo | С |
|----------------|----|-----------------------|----|---|
| 0              | 0  | 0                     | 0  | 0 |
| 0              | 0  | 0                     | 1  | 0 |
| 0              | 0  | 1                     | 0  | 0 |
| 0              | 0  | 1                     | 1  | 0 |
| 0              | 1  | 0                     | 0  | 1 |
| 0              | 1  | 0                     | 1  | 0 |
| 0              | 1  | 1                     | 0  | 0 |
| 0              | 1  | 1                     | 1  | 0 |
| 1              | 0  | 0                     | 0  | 1 |
| 1              | 0  | 0                     | 1  | 1 |
| 1              | 0  | 1                     | 0  | 0 |
| 1              | 0  | 1                     | 1  | 0 |
| 1              | 1  | 0                     | 0  | 1 |
| 1              | 1  | 0                     | 1  | 1 |
| 1              | 1  | 1                     | 0  | 1 |
| 1              | 1  | 1                     | 1  | 0 |

Solving using K-map

$$A_{1,A_0} \setminus B_{1,B_0} = 00 \quad 01 \quad 11 \quad 10$$
 $00 \quad 0_0 \quad 0_1 \quad 0_3 \quad 0_2$ 
 $01 \quad 1_4 \quad 0_5 \quad 0_7 \quad 0_6$ 
 $11 \quad 1_{12} \quad 1_{13} \quad 0_{15} \quad 1_{14}$ 
 $10 \quad 1_8 \quad 1_9 \quad 0_{11} \quad 0_0$ 

$$\begin{split} C &= A_0 \overline{B_1} \overline{B_0} + A_1 A_0 \overline{B_0} + A_1 \overline{B_1} \\ &= (A_1 + \overline{B_1}) A_0 \overline{B_0} + A_1 \overline{B_1} \end{split}$$

Mapping the expression with circuit:

- I) AND Gate
- II) OR Gate
- III) AND Gate
- IV) OR Gate

